Jump to content

The design for test architecture in digital section of the ATLAS FE-I4 chip

Fast facts

  • Internal authorship

  • Further publishers

    V. Zivkovic, J. D. Schipper, R. Kluit, M. Garcia-Sciveres, A. Mekkaoui, M. Barbero, R. Beccherle, D. Gnani, T. Hemperek, M. Menouni, D. Fougeron, F. Gensolen, V. Gromov, A. Kruth, G. Darbo, J. FLEURY, J. C. Clemens, S. Dube, D. Elledge, A. Rozanov, D. Arutinov

  • Publishment

    • 2011
  • Journal

    Journal of Instrumentation (01)

  • Organizational unit

  • Subjects

    • General electrical engineering
  • Publication format

    Journal article (Article)

Content

This paper describes an original Design-for-Test (DfT) architecture implemented in the ATLAS FE-I4 pixel readout System-on-Chip (Soc) to accommodate the higher quality demands of future generation LHC detectors. To ensure that the highest possible number of fault-free devices is used for the detector construction, the so-called production test to detect faulty devices after the manufacturing has to be executed. For that reason, we devised a straightforward and effective DfT circuitry inside the digital part of the FE-I4 that will enable high fault coverage of potential structural faults while maintaining the performance and area penalties of the entire design negligible.

Notes and references

This site uses cookies to ensure the functionality of the website and to collect statistical data. You can object to the statistical collection via the data protection settings (opt-out).

Settings(Opens in a new tab)