Abstract
A new pixel Front-End (FE) IC is being developed in a 130nm technology for use in the upgraded ATLAS pixel detector. The new pixel FE will be made of smaller pixels (50×250μm vs. 50×400μm for the present FE, FE-I3), a much improved active area over inactive area ratio, and a new analog pixel chain tuned for low power and new detector input capacitance. The higher luminosity for which this IC is tuned implies a complete redefinition of the digital architecture logic, which will not be based on End-of-Column data buffering but on local pixel logic and local pixel data storage. An overview of the new FE is given with particular emphasis on the new digital logic architecture and possible architecture variations.
Schlagwörter
Digital architecture
FE-14
Pixel
Super-LHC